資料介紹
The 74HC/HCT390 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC
standard no. 7A. The 74HC/HCT390 are dual 4-bit decade ripple counters divided into four separately clocked sections. The counters have two divide-by-2 sections and two divide-by-5
sections. These sections are normally used in a BCD decade or bi-quinary configuration, since they share a common master reset input (nMR). If the two master reset inputs (1MR and 2MR) are used to simultaneously clear all 8 bits of the counter, a number of counting configurations
are possible within one package. The separate clocks (nCP0 and nCP1 ) of each section allow ripple counter or frequency division applications of divide-by-2, 4, 5, 10, 20,25, 50 or 100. Each section is triggered by the HIGH-to-LOW transition of the clock inputs (nCP0 and nCP1 ). For BCD decade operation, the nQ0 output is connected to the nCP1 input of, the divide-by-5 section. For bi-quinary decade operation, the nQ3 output is connected to the nCP0 input
and nQ0 becomes the decade output.The master reset inputs (1MR and 2MR) are active HIGH
asynchronous inputs to each decade counter which operates on the portion of the counter identified by the “1”and “2” prefixes in the pin configuration. A HIGH level on the nMR input overrides the clocks and sets the four outputs LOW.
standard no. 7A. The 74HC/HCT390 are dual 4-bit decade ripple counters divided into four separately clocked sections. The counters have two divide-by-2 sections and two divide-by-5
sections. These sections are normally used in a BCD decade or bi-quinary configuration, since they share a common master reset input (nMR). If the two master reset inputs (1MR and 2MR) are used to simultaneously clear all 8 bits of the counter, a number of counting configurations
are possible within one package. The separate clocks (nCP0 and nCP1 ) of each section allow ripple counter or frequency division applications of divide-by-2, 4, 5, 10, 20,25, 50 or 100. Each section is triggered by the HIGH-to-LOW transition of the clock inputs (nCP0 and nCP1 ). For BCD decade operation, the nQ0 output is connected to the nCP1 input of, the divide-by-5 section. For bi-quinary decade operation, the nQ3 output is connected to the nCP0 input
and nQ0 becomes the decade output.The master reset inputs (1MR and 2MR) are active HIGH
asynchronous inputs to each decade counter which operates on the portion of the counter identified by the “1”and “2” prefixes in the pin configuration. A HIGH level on the nMR input overrides the clocks and sets the four outputs LOW.
74hc
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 74HC390;74HCT390雙十進(jìn)制波紋計數(shù)器規(guī)格書
- CD74HC390、CDx4HCT390 高速 CMOS 邏輯雙路十進(jìn)制紋波計數(shù)器數(shù)據(jù)表
- HD74HC390 數(shù)據(jù)表
- HD74HC390 數(shù)據(jù)表
- HD74LS390 數(shù)據(jù)表
- 雙十進(jìn)制紋波計數(shù)器-74HC_HCT390
- CODACA科達(dá)嘉貼片工字電感SPRH74-390M數(shù)據(jù)手冊 0次下載
- 74LS390計數(shù)器 179次下載
- CD74HC390, CD54HCT390,CD74HCT3
- 74HC393 pdf datasheet
- 74HC/HCT4353 pdf datasheet
- 74HC4066/74HCT4066 pdf datashe
- 74HC4051/74HCT4051 pdf datashe
- 74HC/HCT4016 pdf datasheet
- 74hc74 pdf datasheet
- 高速CMOS邏輯雙可重觸發(fā)精密單穩(wěn)態(tài)多諧振蕩器CD54HC4538/CD74HC4538/CD54HCT4538/CD74HCT4538深度解析 406次閱讀
- 高速CMOS雙單穩(wěn)態(tài)多諧振蕩器CD54HC221、CD74HC221和CD74HCT221的設(shè)計指南 41次閱讀
- CD54HC221、CD74HC221和CD74HCT221:高速CMOS雙單穩(wěn)態(tài)多諧振蕩器的設(shè)計指南 47次閱讀
- CD54HC221、CD74HC221、CD74HCT221 雙單穩(wěn)態(tài)多諧振蕩器深度解析 1.2k次閱讀
- CD54HC4538、CD74HC4538等系列雙可重觸發(fā)精密單穩(wěn)態(tài)多諧振蕩器詳解 1.1k次閱讀
- 探索CD54HC221、CD74HC221和CD74HCT221:高速CMOS雙單穩(wěn)態(tài)多諧振蕩器的技術(shù)剖析 529次閱讀
- 高速CMOS邏輯雙單穩(wěn)態(tài)多諧振蕩器:CD54HC221、CD74HC221和CD74HCT221 442次閱讀
- 高速CMOS邏輯雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器:CD54/74HC123、CD54/74HCT123、CD74HC423和CD74HCT423 210次閱讀
- 高速CMOS邏輯雙單穩(wěn)態(tài)多諧振蕩器CD54HC221、CD74HC221和CD74HCT221的設(shè)計指南 218次閱讀
- 高速CMOS邏輯雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器:CD54/74HC123、CD54/74HCT123、CD74HC423、CD74HCT423 564次閱讀
- 高速CMOS雙單穩(wěn)態(tài)多諧振蕩器CD54HC221、CD74HC221和CD74HCT221的深度解析 179次閱讀
- 高速CMOS邏輯雙單穩(wěn)態(tài)多諧振蕩器CD54HC221、CD74HC221、CD74HCT221深度解析 523次閱讀
- 74ls390原理引腳圖及功能圖 9.2w次閱讀
- 74ls390中文資料匯總(74ls390引腳圖及邏輯功能_工作原理及特性) 9.6w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡介 3w次閱讀
下載排行
本周
- 1耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 22EDL05x06xx系列 600V半橋門驅(qū)動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 3PCS7操作員站體系結(jié)構(gòu)說明書
- 1.69 MB | 次下載 | 5 積分
- 4超級電容器產(chǎn)品目錄資料
- 4.50 MB | 次下載 | 免費
- 5SMK板對線CPL6506-0101F-CPL6106-01
- 830.48 KB | 次下載 | 免費
- 6WAYON維安手機(jī)快充保護(hù)方案由原廠代理分銷經(jīng)銷一級代理分銷經(jīng)銷
- 719.04 KB | 次下載 | 免費
- 72W大功率高速率多頻段LR2021無線通訊模塊LoRa2021F33-2G4 規(guī)格書
- 1.03 MB | 次下載 | 免費
- 8PC5012氮化鎵 PIIP 單片集成電路數(shù)據(jù)手冊
- 1.66 MB | 次下載 | 免費
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 19次下載 | 10 積分
- 2反激式開關(guān)電源設(shè)計解析
- 0.89 MB | 8次下載 | 5 積分
- 3SW6238V ACCC 三 PD 四口多協(xié)議移動電源 SOC規(guī)格書
- 0.59 MB | 6次下載 | 1 積分
- 4IP5365支持3路 Type-C、UFCS、PD3.0等全部快充協(xié)議的移動電源SOC規(guī)格書
- 3.38 MB | 2次下載 | 1 積分
- 5耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 6簡易光伏控制器原理圖資料
- 0.07 MB | 1次下載 | 5 積分
- 72EDL05x06xx系列 600V半橋門驅(qū)動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 8MCU模塊原理圖資料
- 0.37 MB | 次下載 | 1 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233094次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191448次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費下載
- 0.02 MB | 73829次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論