資料介紹
OR PW PACKAGE
P VIEW)
20
19
18
17
16
15
VCC
8Q
8D
7D
7Q
6Q
RGY PACKAGE
(TOP VIEW)
120
2
3
4
19
18
17
8Q
8D
7D
7Q
1Q
1D
2D
2Q
OE
VCC
The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed
specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for
implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D)
inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or
low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus
lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines
without need for interface or pullup components.
OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while
the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff
. The Ioff
circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
P VIEW)
20
19
18
17
16
15
VCC
8Q
8D
7D
7Q
6Q
RGY PACKAGE
(TOP VIEW)
120
2
3
4
19
18
17
8Q
8D
7D
7Q
1Q
1D
2D
2Q
OE
VCC
The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed
specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for
implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D)
inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or
low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus
lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines
without need for interface or pullup components.
OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while
the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff
. The Ioff
circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
Flip-Flop
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- SN74LV573AT,pdf(OCTAL TRANSPAR
- SN74LV373AT,pdf(OCTAL TRANSPAR
- SN74LV373A-Q1,pdf(Octal Transp
- SN74F377A,pdf(Octal D-Type Fli
- SN74LVC374A-Q1,pdf(Octal Edge-
- SN54LVC374A, SN74LVC374A,pdf(O
- SN74LV374A-Q1,pdf(Octal Edge-T
- SN54LV374A, SN74LV374A,pdf(OCT
- SN74ALVCH374,pdf(OCTAL POSITIV
- SN54AHCT374, SN74AHCT374,pdf(O
- SN54AHC374, SN74AHC374,pdf(OCT
- CD74FCT374,pdf(BiCMOS Octal Ed
- SN74LV245AT,pdf(OCTAL BUS TRAN
- SN74LV244AT,pdf(OCTAL BUFFERS/
- 74HC374 pdf datasheet
- 深入解析SN54221、SN54LS221、SN74221和SN74LS221雙單穩(wěn)態(tài)多諧振蕩器 961次閱讀
- 深入解析 SN54ABT8543 與 SN74ABT8543 掃描測試設備 947次閱讀
- SN65LV1023A/SN65LV1224B:10 - 66MHz 高速 LVDS 串行器/解串器的深度剖析 155次閱讀
- SN54LV221A和SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器設計全解析 424次閱讀
- SN54F283與SN74F283:4位二進制全加器的技術剖析 121次閱讀
- 可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器家族:SN54/74與SN54LS/74LS系列解析 984次閱讀
- 探索3.3-V ABT掃描測試設備:SN54/74LVTH18502A與SN54/74LVTH182502A的技術奧秘 925次閱讀
- SN74LV123A-Q1:汽車級雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器的深度剖析 374次閱讀
- 深入剖析SN54LV221A與SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器 524次閱讀
- SN54LV221A與SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器:設計指南與應用要點 524次閱讀
- SN54LS422、SN54LS423、SN74LS422、SN74LS423 可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器詳解 206次閱讀
- 深入解析SN54221、SN54LS221、SN74221、SN74LS221雙單穩(wěn)態(tài)多諧振蕩器 1.1k次閱讀
- SN54LS422、SN54LS423、SN74LS422、SN74LS423可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器解析 596次閱讀
- 74ls374中文資料匯總(74ls374引腳圖及功能_工作原理及應用電路) 5w次閱讀
- 74ls374中文資料匯總(74ls374引腳圖及功能_真值表及特性) 3.1w次閱讀
下載排行
本周
- 1耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 22EDL05x06xx系列 600V半橋門驅動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 3LT3751 帶調節(jié)功能的高壓電容器充電控制器手冊
- 0.62 MB | 次下載 | 免費
- 4LEADTECK領泰移動電源中MOSFET產(chǎn)品推薦由代理分銷經(jīng)銷一級代理分銷經(jīng)銷
- 1.17 MB | 次下載 | 免費
- 5LEADTECK領泰產(chǎn)品方案應用原廠代理分銷經(jīng)銷一級代理分銷經(jīng)銷
- 936.98 KB | 次下載 | 免費
- 6LAT1618_STM32H573 使能 HSLV 引起 I2C4 失效的案例分析
- 0.99 MB | 次下載 | 5 積分
- 7LAT1573_TouchGFX 中滾輪式菜單選擇界面容器的應用介紹
- 0.66 MB | 次下載 | 5 積分
- 8GD25Q128CSIG數(shù)據(jù)手冊
- 2.92 MB | 次下載 | 1 積分
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 19次下載 | 10 積分
- 2反激式開關電源設計解析
- 0.89 MB | 10次下載 | 5 積分
- 3SW6238V ACCC 三 PD 四口多協(xié)議移動電源 SOC規(guī)格書
- 0.59 MB | 7次下載 | 1 積分
- 4IP5365支持3路 Type-C、UFCS、PD3.0等全部快充協(xié)議的移動電源SOC規(guī)格書
- 3.38 MB | 2次下載 | 1 積分
- 5耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 6簡易光伏控制器原理圖資料
- 0.07 MB | 1次下載 | 5 積分
- 72EDL05x06xx系列 600V半橋門驅動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 8CSMD1&TR3A 6 C00 模組-CN-V1
- 960.13 KB | 次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233094次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191448次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73829次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論