資料介紹
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only 1 device per DIMM is required to drive 9 SDRAM loads. In the 1:2 pinout configuration, 2 devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTU32864E operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 must not be switched during normal operation. They must be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and must not be used.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SN74SSTU32864E must ensure that the outputs remain low, thus ensuring no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or logic low level.
The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, then the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and forces the output low. If the DCS control functionality is not desired, then the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs.
The two VREF pins (A3 and T3) are connected together internally by approximately 150
. However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin must be terminated with a VREF coupling capacitor.
掃碼添加小助手
加入工程師交流群
- SN74SSTU32864可配置寄存器緩沖器數(shù)據(jù)表
- 74SSTU32864/A/C/D/G 數(shù)據(jù)表
- 74SSTU32865 數(shù)據(jù)表
- SN74LVCH16901,pdf(18-Bit Unive
- SN74ALVCH16901,pdf(18-BIT UNIV
- SN74SSTV16857,pdf(25-BIT REGIS
- SN74SSTU32866A,pdf(25-Bit Conf
- SN74SSTU32866,pdf(25-BIT CONFI
- SN74SSTU32864D,pdf(25-Bit Conf
- SN74SSTU32864C,pdf(25-Bit Conf
- SN74SSTU32864,pdf(25-BIT CONFI
- SN74ALVCH16543,pdf(16-BIT REGI
- SN74ALVCH16827,pdf(20-BIT BUFF
- SN74ALVCH162827,pdf(20-BIT BUF
- 74LS91/SN74LS91/SN5491 pdf dat
- 深入解析SN54221、SN54LS221、SN74221和SN74LS221雙單穩(wěn)態(tài)多諧振蕩器 961次閱讀
- 深入解析 SN54ABT8543 與 SN74ABT8543 掃描測試設備 947次閱讀
- SN54LV221A和SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器設計全解析 424次閱讀
- SN54F283與SN74F283:4位二進制全加器的技術剖析 121次閱讀
- 深入剖析SN54AHCT123A與SN74AHCT123A雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器 1k次閱讀
- 可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器家族:SN54/74與SN54LS/74LS系列解析 984次閱讀
- 探索3.3-V ABT掃描測試設備:SN54/74LVTH18502A與SN54/74LVTH182502A的技術奧秘 925次閱讀
- 3 - 5.5V 多通道 RS - 232 收發(fā)器 SN65C3238E/SN75C3238E 深度解析 534次閱讀
- 德州儀器SN65C1167E/1168E:RS - 422通信的理想之選 125次閱讀
- 德州儀器SN65C1167E和SN65C1168E:高性能RS - 422收發(fā)器的卓越選擇 100次閱讀
- 深入剖析SN54LV221A與SN74LV221A雙單穩(wěn)態(tài)多諧振蕩器 524次閱讀
- SN54AHCT123A與SN74AHCT123A雙可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器的設計與應用 355次閱讀
- SN54LS422、SN54LS423、SN74LS422、SN74LS423 可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器詳解 206次閱讀
- 深入解析SN54221、SN54LS221、SN74221、SN74LS221雙單穩(wěn)態(tài)多諧振蕩器 1.1k次閱讀
- SN54LS422、SN54LS423、SN74LS422、SN74LS423可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器解析 596次閱讀
下載排行
本周
- 1耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 22EDL05x06xx系列 600V半橋門驅(qū)動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 3LT3751 帶調(diào)節(jié)功能的高壓電容器充電控制器手冊
- 0.62 MB | 次下載 | 免費
- 4LEADTECK領泰移動電源中MOSFET產(chǎn)品推薦由代理分銷經(jīng)銷一級代理分銷經(jīng)銷
- 1.17 MB | 次下載 | 免費
- 5LEADTECK領泰產(chǎn)品方案應用原廠代理分銷經(jīng)銷一級代理分銷經(jīng)銷
- 936.98 KB | 次下載 | 免費
- 6LAT1618_STM32H573 使能 HSLV 引起 I2C4 失效的案例分析
- 0.99 MB | 次下載 | 5 積分
- 7LAT1573_TouchGFX 中滾輪式菜單選擇界面容器的應用介紹
- 0.66 MB | 次下載 | 5 積分
- 8GD25Q128CSIG數(shù)據(jù)手冊
- 2.92 MB | 次下載 | 1 積分
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 19次下載 | 10 積分
- 2反激式開關電源設計解析
- 0.89 MB | 10次下載 | 5 積分
- 3SW6238V ACCC 三 PD 四口多協(xié)議移動電源 SOC規(guī)格書
- 0.59 MB | 7次下載 | 1 積分
- 4IP5365支持3路 Type-C、UFCS、PD3.0等全部快充協(xié)議的移動電源SOC規(guī)格書
- 3.38 MB | 2次下載 | 1 積分
- 5耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 6簡易光伏控制器原理圖資料
- 0.07 MB | 1次下載 | 5 積分
- 72EDL05x06xx系列 600V半橋門驅(qū)動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 8CSMD1&TR3A 6 C00 模組-CN-V1
- 960.13 KB | 次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233094次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191448次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73829次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論